

### Abstract



This study presents the design and simulation of an 8x8 systolic array for performing matrix multiplication with 32-bit floating point numbers. Leveraging parallelism and pipelining, the array efficiently processes subsets of input matrices, propagating partial products along rows and columns. Through Verilog hardware description languages and industry-standard simulation tools (Vivado), we simulate the systolic array with a test bench. Outputs are compared and evaluations are made.



# Explanation and Results

- · Adder
- · Multiplier
- PE Block
- · 4X4 Systolic Array
- · 8X8 Systolic Array

# Problems

An 8x8 Systolic Array for Floating point numbers needs floating point adders and FP multipliers.

# Code Snippet - Adder

```
assign significand_add = (perform & operation_sub_addBar) ? (significand_a + significand_b_add_sub) : 25'd0;

//Result will be equal to Most 23 bits if carry generates else it will be Least 22 bits.

assign add_sum[22:0] = significand_add[24] ? significand_add[23:1] : significand_add[22:0];

//If carry generates in sum value then exponent must be added with 1 else feed as it is.

assign add_sum[30:23] = significand_add[24] ? (1'b1 + operand_a[30:23]) : operand_a[30:23];
```

### Input

```
iteration (32'h4201_51EC,32'h4242_147B,32'h42A1_B333,`__LINE__); //32.33 + 48.52 = 80.85
iteration (32'h4068 51EC,32'h4090_A3D7,32'h4102_6666,`__LINE__); //3.63 + 4.52 = 8.15.
iteration (32'h4195_0A3D,32'h419B_47AE,32'h4218_28F6,`__LINE__); //18.63 + 19.41 = 38.04.
iteration (32'h4217_999A,32'h3F8C_CCCD,32'h421C_0000,`__LINE__); //37.9 + 1.1 = 39.
iteration (32'h4383_C7AE,32'h4164_F5C3,32'h438A_EF5C,`__LINE__); //263.56 + 14.31 = 277.87
iteration (32'h4542 77D7,32'h453B_8FD7,32'h45BF_03D7,`__LINE__); //3111.49 + 3000.99 = 6112.48
iteration (32'h3F3A_E148,32'h3EB33333,32'h3F8A_3D71,`__LINE__); //0.73 + 0.35 = 1.08.
iteration (32'h3F7D_70A4,32'h3F7D_70A4,32'h3FFD_70A4,`__LINE__); //0.99 + 0.99 = 1.98
iteration (32'h3F40_0000,32'h3E94_7AE1,32'h3F85_1EB8,`__LINE__); //0.75 + 0.29 = 1.04
```

# Output



# Comparison

```
Test Passed - Line Number -> 44

Test Passed - Line Number -> 46

Test Failed

A => 41950a3d,

B => 419b47ae,

Result Obtained => 421828f5,

Expected Value => 421828f6 - Line Number 48

Test Passed - Line Number -> 50

Test Passed - Line Number -> 52

Test Passed - Line Number -> 54
```

#### Code Snippet - Multiplier

```
//Exception flag sets i if either one of the exponent is 400.
assign Exception = (&a_operand[30:23]) | (&b_operand[30:23]);
//Assigining significand values according to Hidden Bit.
//If exponent is equal to zero then hidden bit will be 0 for that respective significand else it will be 1
assign operand a = (|a operand[30:23]) ? {1'b1,a operand[22:0]} : {1'b0,a operand[22:0]};
assign operand_b = (|b_operand[30:23]) ? {1'b1,b_operand[22:0]} : {1'b0,b_operand[22:0]};
assign product = operand a * operand b; //Calculating Product
assign product round = |product_normalised[22:0]; //Ending 22 bits are OR'ed for rounding operation.
assign normalised = product[47] ? 1'b1 : 1'b0;
assign product normalised = normalised ? product : product << 1; //Assigning Normalised value based on 48th bit
//Final Manitssa.
assign product mantissa = product normalised[46:24] + (product normalised[23] & product round);
assign zero = Exception ? 1'b0 : (product mantissa == 23'd0) ? 1'b1 : 1'b0;
assign sum exponent = a operand[30:23] + b operand[30:23];
assign exponent = sum exponent - 8'd127 + normalised;
assign Overflow = ((exponent[8] & !exponent[7]) & !zero) ; //If overall exponent is greater than 255 then Overflow condition.
//Exception Case when exponent reaches its maximu value that is 384.
```

# Input



```
initial
begin
iteration (32'hc85294e8,32'hcaf59f61,1'b0,1'b0,1'b0,32'h53ca0b9c,`_LINE__); // 45.13 * 63.13 = 2849.0569;
iteration (32'hc94acb38,32'h4ace7a40,1'b0,1'b0,1'b0,32'hd4a3905f,`_LINE__); //3.15 * -14.39 = -45.3285
iteration (32'h4ada9057,32'h4a072ccc,1'b0,1'b0,32'h5566d0ba,`_LINE__); //-13.15 * -48.16 = 633.304

//iteration (32'h4580_0000,32'h4580_0000,1'b0,1'b0,1'b0,32'h4880_0000,`_LINE__); //4096 * 4096 = 16777216

//iteration (32'h3AcA_62c1,32'h3AcA_62c1,1'b0,1'b0,1'b0,32'h361F_FFE7,`_LINE__); //0.00154408081 * 0.00154408081 = 0.00000238418

//iteration (32'h0000_0000,32'h0000_0000,1'b0,1'b0,1'b0,32'h0000_0000,`_LINE__); // 0 * 0 = 0;

//iteration (32'hc152_6666,32'h0000_0000,1'b0,1'b0,1'b0,32'h441E_5375,`_LINE__); //-13.15 * 0 = 0;
iteration (32'hca023725,32'hca346ff9,1'b0,1'b0,1'b0,32'h54b78f75,`_LINE__);
iteration (32'h0080_0000,32'h00180_000,1'b0,1'b0,1'b1,32'h0000_0000,`_LINE__);
```

# Output



## Comparison

```
# run 1000ns
Test Passed - 15
Test Passed - 17
Test Passed - 19
Test Passed - 29
Test Passed - 31
$stop called at time : 50 ns : File "D:/CDAC Stuff/Multiplier.srcs/sim_1/new/testv.sv" Line 33
```

#### Code Snippet - PE Block

```
// Instantiate FPU multiplier module
 mul fpu multiplier (
   .flp_a(flp_a),
   .flp b(flp b),
    .sign(sign),
    .exponent (exponent),
    .exp_unbiased(exp_unbiased),
   .exp_sum(exp_sum),
   .prod(prod),
    .sum(sum)
 );
 Addition Subtraction AD(
.a operand(sum),.b operand(result2), //Inputs in the format of IEEE-754 Representation.
.AddBar_Sub(AddBar), //If Add Sub is low then Addition else Subtraction.
.Exception (Exception),
.result(result1) //Outputs in the format of IEEE-754 Representation.
   always @(posedge rst or posedge clk) begin
       if (rst) begin
           //result <= 0;
           outp east <= 0;
           outp south <= 0;
           result2 <= 0;
           //a operand <= 0;
           //b operand <= 0;
       else begin
           //a operand <= flp a;</pre>
           // b operand <= flp b;</pre>
           //sum2 <= sum2 + sum;
           //b operand <= sum2;</pre>
           result2 <= result1;
           outp east <= flp a;
           outp south <= flp b;
       end
```

assign result = result1;
endmodule

#### Code Snippet - Sys4

```
//from north and west
block P0 (inp north0, inp west0, clk, rst, AddBar, outp south0, outp east0, result0);
//from north
block P1 (inp north1, outp east0, clk, rst, AddBar, outp south1, outp east1, result1);
block P2 (inp north2, outp east1, clk, rst, AddBar, outp south2, outp east2, result2);
block P3 (inp north3, outp east2, clk, rst, AddBar, outp south3, outp east3, result3);
//from west
block P4 (outp south0, inp west4, clk, rst, AddBar, outp south4, outp east4, result4);
block P8 (outp south4, inp west8, clk, rst, AddBar, outp south8, outp east8, result8);
block P12 (outp_south8, inp_west12, clk, rst,AddBar, outp_south12, outp_east12, result12);
//no direct inputs
//second row
block P5 (outp south1, outp east4, clk, rst,AddBar, outp south5, outp east5, result5);
block P6 (outp south2, outp east5, clk, rst,AddBar, outp south6, outp east6, result6);
block P7 (outp_south3, outp_east6, clk, rst,AddBar, outp_south7, outp_east7, result7);
//third row
block P9 (outp south5, outp east8, clk, rst, AddBar, outp south9, outp east9, result9);
block P10 (outp south6, outp east9, clk, rst, AddBar, outp south10, outp east10, result10);
block P11 (outp_south7, outp_east10, clk, rst,AddBar, outp_south11, outp_east11, result11);
//fourth row
block P13 (outp south9, outp east12, clk, rst,AddBar, outp south13, outp east13, result13);
block P14 (outp_south10, outp_east13, clk, rst,AddBar, outp_south14, outp_east14, result14);
block P15 (outp south11, outp east14, clk, rst, AddBar, outp south15, outp east15, result15);
```

# 4

#### Code Snippet - Sys8

```
//first rov
sys4 A0 ( iw0, iw1, iw2, iw3, in0, in1, in2, in3, clk,rst, Addbar, ce0_0, ce0_1, ce0_2, ce0_3, os0_0, os0_1, os0_2, os0_3, result0, result1, result2, result3, result4, result5, result6, result7
sys4 A1 ( oe0_0, oe0_1, oe0_2, oe0_3, in4, in5, in6, in7, clk,rst, Addbar, ce1_0, ce1_1, oe1_2, ce1_3, os1_0, os1_1, os1_2, os1_3, result16, result17, result18, result19, result20, result21,

//second rov
sys4 A2 ( iw4, iw5, iw6, iw7, os0_0, os0_1, os0_2, os0_3, clk,rst, Addbar, ce2_0, ce2_1, ce2_2, ce2_3, os2_0, os2_1, os2_2, os2_3, result32, result33, result34, result35, result37,
sys4 A3 ( oe2_0, oe2_1, oe2_2, ce2_3, os1_0, os1_1, os1_2, os1_3, clk,rst, Addbar, ce3_0, ce3_1, ce3_2, ce3_3, os3_0, ce3_1, ce3_2, ce3_3, result48, result49, result50, result51, result52, result52, result52, result52, result53, result54, result54, result55, result55, result56, result56, result56, result57, result56, result57, result57, result58, result59, resul
```

# Inputs

```
#3 iw0 <= 32'hc85294e8;
    in0 <= 32'hcaf59f61;
#10 iw0 <= 32'hc94acb38;
    in0 <= 32'h4ace7a40;
#10 iw0 <= 32'h4ada9057;
    in0 <= 32'h4a072ccc;
#10 iw0 <= 32'hca023725;
    in0 <= 32'hca346ff9;
#10 iw0 <= 32'hc8727c4f;
    in0 <= 32'h49ee681d;
#10 iw0 <= 32'h4b014b48;
    in0 <= 32'hcaf3ebea;
#10 iw0 <= 32'h4a0ea518;
    in0 <= 32'h4b004438;
#10 iw0 <= 32'h4b04feaa;
    in0 <= 32'hca5d533b;
initial begin
#3 iw1 <= 32'h0;
    in1 <= 32'h0;
#10 iw1 <= 32'hc85294e8;
    in1 <= 32'hcaf59f61;
#10 iw1 <= 32'hc94acb38;
    in1 <= 32'h4ace7a40;
#10 iw1 <= 32'h4ada9057;
    in1 <= 32'h4a072ccc;
#10 iw1 <= 32'hca023725;
    in1 <= 32'hca346ff9;
#10 iw1 <= 32'hc8727c4f;
    in1 <= 32'h49ee681d;
#10 iw1 <= 32'h4b014b48;
    in1 <= 32'hcaf3ebea;
#10 iw1 <= 32'h4a0ea518;
    in1 <= 32'h4b004438;
#10 iw1 <= 32'h4b04feaa;
    in1 <= 32'hca5d533b;
```

initial begin

```
initial begin
#3 iw2 <= 32'h0;
    in2 <= 32'h0;
#10 iw2 <= 32'h0;
    in2 <= 32'h0;
#10 iw2 <= 32'hc85294e8;
    in2 <= 32'hcaf59f61;
#10 iw2 <= 32'hc94acb38;
    in2 <= 32'h4ace7a40;
$10 iw2 <= 32'h4ada9057;
    in2 <= 32'h4a072ccc;
#10 iw2 <= 32'hca023725;
    in2 <= 32'hca346ff9;
#10 iw2 <= 32'hc8727c4f;
    in2 <= 32'h49ee681d;
#10 iw2 <= 32'h4b014b48;
    in2 <= 32'hcaf3ebea;
#10 iw2 <= 32'h4a0ea518;
    in2 <= 32'h4b004438;
#10 iw2 <= 32'h4b04feaa;
    in2 <= 32'hca5d533b;
initial begin
#3 iw3 <= 32'h0;
    in3 <= 32'h0;
#10 iw3 <= 32'h0;
    in3 <= 32'h0;
#10 iw3 <= 32'h0;
    in3 <= 32'h0;
#10 iw3 <= 32'hc85294e8;
    in3 <= 32'hcaf59f61;
#10 iw3 <= 32'hc94acb38;
    in3 <= 32'h4ace7a40;
#10 iw3 <= 32'h4ada9057;
    in3 <= 32'h4a072ccc;
#10 iw3 <= 32'hca023725;
    in3 <= 32'hca346ff9;
#10 iw3 <= 32'hc8727c4f;
```

```
in3 <= 32'h4a0/2ccc;
 #10 iw3 <= 32'hca023725;
    in3 <= 32'hca346ff9;
 #10 iw3 <= 32'hc8727c4f;
    in3 <= 32'h49ee681d;
 #10 iw3 <= 32'h4b014b48;
    in3 <= 32'hcaf3ebea;
#10 iw3 <= 32'h4a0ea518;
    in3 <= 32'h4b004438;
 #10 iw3 <= 32'h4b04feaa;
    in3 <= 32'hca5d533b;
end
initial begin
 #3 iw4 <= 32'h0;
    in4 <= 32'h0;
#10 iw4 <= 32'h0;
    in4 <= 32'h0;
 #10 iw4 <= 32'h0;
    in4 <= 32'h0;
#10 iw4 <= 32'h0;
    in4 <= 32'h0;
#10 iw4 <= 32'hc85294e8;
    in4 <= 32'hcaf59f61;
#10 iw4 <= 32'hc94acb38;
    in4 <= 32'h4ace7a40;
#10 iw4 <= 32'h4ada9057;
    in4 <= 32'h4a072ccc;
 #10 iw4 <= 32'hca023725;
    in4 <= 32'hca346ff9;
#10 iw4 <= 32'hc8727c4f;
    in4 <= 32'h49ee681d;
#10 iw4 <= 32'h4b014b48;
    in4 <= 32'hcaf3ebea;
 #10 iw4 <= 32'h4a0ea518;
    in4 <= 32'h4b004438;
 #10 iw4 <= 32'h4b04feaa;
    in4 <= 32'hca5d533b;
```

# Outputs SYS8



# Outputs SYS4

|                                        | . (.) 9278     | 936c (. 93   | 305                     | 93bd75c2 | 93fa97f2 | 941bdd11 | 943a6e29 | 9458ff41 | 94779059 | 948b10b8 | $\overline{\cdots}$     |
|----------------------------------------|----------------|--------------|-------------------------|----------|----------|----------|----------|----------|----------|----------|-------------------------|
| 00000000 \.\140f\.\15b1\.\15ad.        | 15ae           | 159f \.\10   | 617 X.                  | 1618     | 1630b0a5 | 163cf157 | 16493209 | 165572bb | 1661b36d | 166d£41£ | $\langle \dots \rangle$ |
| 00000000 \.\140f\.\15b1.               | 15ad           | 15ae         | 59f                     | 1617     | 1618     | 1630b0a5 | 163cf157 | 16493209 | 165572bb | 1661b36d | $\langle \dots \rangle$ |
| 00000000 X. 140f.                      | . \.\15b1\.    | 15ad         | 5ae. <mark> (.</mark>   | 159f (.) | 1617     | 1618     | 1630b0a5 | 163cf157 | 16493209 | 165572ыь | $\langle \dots \rangle$ |
| 00000000 \.\\110d\.\934d\.\.\1540      | 1541           | 1541         | 542                     | 1544     | 1546b794 | 15487£28 | 154a46bc | 154c0e50 | 154dd5e4 | 154f9d78 | $\langle \dots \rangle$ |
| 00000000   12cbe2ef   92eb8a26   91528 | 630 90b0e0e0   | 92077c15 9   | 9307 <mark>5</mark> £a5 | 930662c5 | 93805392 | 93bd75c2 | 93fa97f2 | 941bdd11 | 943a6e29 | 9458ff41 | $\langle \dots \rangle$ |
| 00000000   156c1623   15ae1            | 9ca   15ae36a8 | 15b4e613 1   | 15bbo <mark>lfed</mark> | 16182edd | 16182f41 | 16246ff3 | 1630b0a5 | 163cf157 | 16493209 | 165572bb | $\langle \dots \rangle$ |
| 00000000 156c1                         | 623   15ae19ca | 15ae36a8   1 | 15b4 <mark>e</mark> 613 | 15bbdfed | 16182edd | 16182£41 | 16246ff3 | 1630b0a5 | 163cf157 | 16493209 | $\langle \dots \rangle$ |
| 00000000 \.\110d\.\934d                | 1540           | 1541         | 541                     | 1542     | 1544     | 1546b794 | 15487f28 | 154a46bc | 154c0e50 | 154dd5e4 | $\langle \dots \rangle$ |
| 00000000 Ofea8eec 11e61                | 164   1541dfbf | 1541e633 1   | 1542: fcc               | 15423d30 | 1543286c | 1544£000 | 1546b794 | 15487f28 | 154a46bc | 154c0e50 | $\langle \dots \rangle$ |
| 00000000 X 12cbe                       | 2ef 92eb8a26   | 91528630     | 90b0 <mark>e</mark> 0e0 | 92077c15 | 93075fa5 | 930662c5 | 93805392 | 93bd75c2 | 93fa97f2 | 941bdd11 | $\langle \dots \rangle$ |
| 0000000                                | 156c1623       | 15ae19ca   1 | 15ae36a8                | 15b4e613 | 15bbdfed | 16182edd | 16182f41 | 16246ff3 | 1630b0a5 | 163cf157 | $\langle \dots \rangle$ |
| \ 00000000 \ \.\\ 110d                 | 934d           | 1540         | 541                     | 1541     | 1542     | 1544     | 1546b794 | 15487£28 | 154a46bc | 154c0e50 | $\langle \dots \rangle$ |
| 00000000 Ofea8                         | eec 11e61164   | 1541dfbf 1   | 1541 <mark>e</mark> 633 | 15421fcc | 15423d30 | 1543286c | 1544£000 | 1546b794 | 15487£28 | 154a46bc | $\langle \dots \rangle$ |
| 00000000 \ Ofea8eec                    |                | 11e61164 1   | 1541 <mark>lfbf</mark>  | 1541e633 | 15421fcc | 15423d30 | 1543286c | 1544£000 | 1546b794 | 15487£28 | $\langle \dots \rangle$ |
| 00000000                               |                | 12cbe2ef 9   | 92eb8a26                | 91528630 | 90b0e0e0 | 92077c15 | 93075fa5 | 930662c5 | 93805392 | 93bd75c2 | $\langle \dots \rangle$ |

# Outputs PE Block





# Python Codes Used for comparison

```
import random
     import struct
     span = 10 000 000
     iteration = 100 000
     def ieee754(flt):
         """Convert a floating-point number to IEEE-754 32-bit representation and return its hex format."""
         return struct.pack('f', flt).hex()
     with open("TestVectorAddition", "w") as f:
         for i in range(iteration):
             # Generate random floats in the range [-span, span]
             a = random.uniform(-span, span)
             b = random.uniform(-span, span)
             # Convert the floats to IEEE-754 32-bit hex format
             a hex = ieee754(a)
             b hex = ieee754(b)
             # Calculate the sum of the floats
             ab = a + b
23
             # Convert the sum to IEEE-754 32-bit hex format
             ab hex = ieee754(ab)
```

# Write the hex representations to the file in the specified format
f.write(f"{a\_hex}\_{b\_hex}\_{ab\_hex}\n")



# Python Codes Used for comparison

```
C: > Users > Dell > Downloads > CARLA_0.9.12 > WindowsNoEditor > PythonAPI > CapstoneProjects >
       import bitstring, random
       span = 10000000
      iteration = 100000
      def ieee754(flt):
           b = bitstring.BitArray(float=flt, length=32)
          return b
       with open("TestVectorMultiply", "w") as f:
 11
           for i in range(iteration):
 12
               a = ieee754(random.uniform(-span, span))
 13
               b = ieee754(random.uniform(-span, span))
 14
               ab = ieee754(a.float * b.float)
 15
 16
               f.write(a.hex +"_" + b.hex + "_" + ab.hex + "\n")
 17
 18
```



### Output Format

a990beca\_1ta24dc9\_ec44d8ca 7620874a\_9c0c88ca\_ee25ecc6 bf8a17cb\_46e1014b\_c74badc9 3503a7ca\_68f6e6ca\_cefc46cb 8ea00ec8\_f4a0f748\_ac50b048 beac004b\_4e6ea9ca\_5ad62f4a e038bf4a 89352d49 91dfd44a 09dd7a4a d0154bca e31c3f49 6baedb4a\_7fb781ca\_daed334a 18ff164b\_385696c9\_5134044b cad813cb\_50580e4b\_300fb0c8 52439a4a\_d640104a\_bc63e24a 6bbdc9ca\_5e82e34a\_9e274e49 908c8c4a\_15faed4a\_53433d4b 9090124b\_577e80ca\_c8a2a44a c8b99b4a\_44251849\_71beae4a 8acb01cb\_20b815cb\_d5c18bcb 3896124b\_b327ea4a\_09d5834b 9229f8ca\_cbc4a54a\_8fc924ca b0ba0a49 d9c9c2c9 02d97ac9

